Part Number Hot Search : 
2N396 10900 20B6T ZPC200 4081B N6796 0100A TXV2N
Product Description
Full Text Search
 

To Download ADDAC80NZ-CBI-V Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. b information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. a addac80/addac85/addac87 one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700 www.analog.com fax: 781/326-8703 ? analog devices, inc., 2002 complete low cost 12-bit d/a converters functional block diagram * nc = cbi versions 5v ?ccd versions (msb) bit 1 bit 2 bit 3 bit 4 bit 5 bit 6 bit 7 bit 8 bit 9 bit 10 bit 11 (lsb) bit 12 v ref out gain adjust +v s common summing junction 20v range 10v range bipolar offset ref input v out ? s nc/+v l * 12-bit resistor ladder network and current switches ref control circuit 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 6.3k 5k 5k addac80 + * nc = cbi versions 5v ccd versions (msb) bit 1 bit 2 bit 3 bit 4 bit 5 bit 6 bit 7 bit 8 bit 9 bit 10 bit 11 (lsb) bit 12 v ref out gain adjust +v s common scaling network scaling network scaling network bipolar offset ref input i out v s nc/+v l * 12-bit resistor ladder network and current switches ref control circuit 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 6.3k 2k 5k 5k features single chip construction on-board output amplifier low power dissipation: 300 mw monotonicity guaranteed over temperature guaranteed for operation with 12 v supplies improved replacement for standard dac80, dac800 hl-5680 high stability, high current output buried zener reference laser trimmed to high accuracy 1/2 lsb max nonlinearity low cost plastic packaging product description the addac80 series is a family of low cost 12-bit digital-to- analog converters with both a high stability voltage reference and output amplifier combined on a single monolithic chip. the addac80 series is recommended for all low cost 12-bit d/a converter applications where reliability and cost are of paramount importance. advanced circuit design and precision processing techniques result in significant performance advantages over conventional dac80 devices. innovative circuit design reduces the total power consumption to 300 mw, which not only improves reli- ability, but also improves long term stability. the addac80 incorporates a fully differential, nonsaturating precision current switching cell structure which provides greatly increased immunity to supply voltage variation. this same struc- ture also reduces nonlinearities due to thermal transients as the various bits are switched; nearly all critical components operate at constant power dissipation. high stability, sicr thin film resistors are trimmed with a fine resolution laser, resulting in lower differential nonlinearity errors. a low noise, high stability, subsurface zener diode is used to produce a reference voltage with excellent long term stability, high external current capabil- ity and temperature drift characteristics which challenge the best discrete zener references. the addac80 series is available in three performance grades and three package types. the addac80 is specified for use over the 0 c to 70 c temperature range and is available in both plastic and ceramic dip packages. the addac85 and addac87 are av ailable in hermetically sealed ceramic packages and are specified for the C25 c to +85 c and C55 c to +125 c temperature ranges. product highlights 1. the addac80 series of d/a converters directly replaces all other devices of this type with significant increases in performance. 2. single chip construction and low power consumption pro- vides the optimum choice for applications where low cost and high reliability are major considerations. 3. the high speed output amplifier has been designed to settle within 1/2 lsb for a 10 v full scale transition in 2.0 s, when properly compensated. 4. the precision buried zener reference can supply up to 2.5 ma for use elsewhere in the application. 5. the low tc binary ladder guarantees that all units are mono- tonic over the specified temperature range. 6. system performance upgrading is possible without redesign.
rev. b C2C addac80/addac85/addac87?pecifications addac80 addac85 addac87 model min typ max min typ max min typ max unit technology monolithic monolithic monolithic digital input binaryCcbi 12 12 12 bits bcdCccd digits logic levels (ttl compatible) v ih (logic 1) 2.0 5.5 2.0 5.5 2.0 5.5 v v il (logic 0) 0 0.8 0 0.8 0 0.8 v i ih (v ih = 5.5 v) 250 250 250 a i il (v il = 0.8 v) 100 100 100 a transfer characteristics accuracy linearity error @ 25 c cbi 1/2 1/2 1/2 lsb 1 ccd lsb t a @ t min to t max 1/4 1/2 1/4 1/2 1/2 3/4 lsb differential linearity error @ 25 c cbi 3/4 3/4 3/4 lsb ccd lsb t a @ t min to t max 3/4 1 1 lsb gain error 2 0.1 0.3 0.1 0.2 0.1 0.2 %fsr 3 offset error 2 0.05 0.15 0.05 0.1 0.05 0.1 %fsr 3 temperature range for guaranteed monotonicity 0 +70 C25 +85 C55 +125 c drift (t min to t max ) total bipolar drift, max (includes gain, offset, and linearity drifts) 20 20 30 ppm of fsr/ c total error (t min to t max ) 4 unipolar 0.08 0.15 0.12 0.2 0.18 0.3 % of fsr bipolar 0.06 0.10 0.08 0.12 0.14 0.24 % of fsr gain including internal reference 15 30 20 20 ppm of fsr/ c gain excluding internal reference 4 7 10 10 ppm of fsr/ c unipolar offset 1 3 3 3 ppm of fsr/ c bipolar offset 5 10 10 10 ppm of fsr/ c conversion speed voltage model (v) 5 settling time to 0.01% of fsr for fsr change (2 k ?  500 pf load) with 10 k ? feedback 3 4 3 4 3 4 s with 5 k ? feedback 2 3 2 3 2 3 s for lsb change 1 1 1 s slew rate 10 10 10 v/ s analog output voltage models rangesCcbi 2.5, 5, 2.5, 5, 2.5, 5, v 10, +5, 10, +5, 10, +5, v 10 10 10 v Cccd v output current 5 5 5ma output impedance (dc) 0.05 0.05 0.05 ? short circuit current 40 40 40 ma internal reference voltage (v r ) 6.23 6.3 6.37 6.23 6.3 6.37 6.23 6.3 6.37 v output impedance 1.5 1.5 1.5 ? max external current 6 2.5 2.5 2.5 ma tempco of drift 10 20 10 20 10 ppm of v r / c power supply sensitivity 15 v 10%, 5 v supply when applicable 0.002 0.002 0.002 % of fsr/%v s 12 v 5% 0.002 0.002 0.002 % of fsr/%v s power supply requirements rated voltages 15 15 15 v range analog supplies 11.4 7 16.5 11.4 7 16.5 11.4 7 16.5 v logic supplies v supply drain +12 v, +15 v 5 10 5 10 5 10 ma C12 v, C15 v 14 20 14 20 14 20 ma (t a = 25 c, rated power supplies unless otherwise noted.)
rev. b C3C addac80/addac85/addac87 addac80 addac85 addac87 model min typ max min typ max min typ max unit temperature range specifications 0 +70 C25 +85 C55 +125 c operating C25 +85 C55 +125 C55 +125 c storage C25 +125 C65 +150 C65 +150 c notes 1 least significant bit. 2 adjustable to zero with external trim potentiometer. 3 fsr means full scale range and is 20 v for the 10 v range and 10 v for the 5 v range. 4 gain and offset errors adjusted to zero at 25 c. 5 c f = 0, see figure 3a. 6 maximum with no degradation of specification, must be a constant load. 7 a minimum of 12.3 v is required for a 10 v full scale output and 11.4 v is required for all other voltage ranges. specifications shown in boldface are tested on all production units at final electrical test. results from those tests are used to calculate outgoing quality l evels. all min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. specifications subject to change without notice. addac80 addac85 addac87 model min typ max min typ max min typ max unit technology hybrid hybrid hybrid digital input binaryCcbi 12 12 12 bits bcdCccd 3 3 3 digits logic levels (ttl compatible) v ih (logic 1) 2.0 5.5 2.0 5.5 2.0 5.5 v v il (logic 0) 0 0.8 0 0.8 0 0.8 v i ih (v ih = 5.5 v) 250 250 250 a i il (v il = 0.8 v) C100 C100 C100 a transfer characteristics accuracy linearity error @ 25 c cbi 1/4 1/2 1/2 1/2 lsb 1 ccd 1/8 1/4 1/4 1/4 lsb t a @ t min to t max 1/4 1/2 1/4 1/2 1/2 1/2 lsb differential linearity error @ 25 c cbi 1/2 3/4 1/2 1/2 lsb ccd 1/4 1/2 1/2 1/2 lsb t a @ t min to t max 1 1 1 lsb gain error 2 0.1 0.3 0.1 0.1 %fsr 3 offset error 2 0.05 0.15 0.05 0.05 %fsr 3 temperature range for guaranteed monotonicity 0 +70 0 +70 C25 +85 c drift (t min to t max ) total bipolar drift, max (includes gain, offset, and linearity drifts) 20 ppm of fsr/ c total error (t min to t max ) 4 unipolar 0.08 0.15 % of fsr bipolar 0.06 0.10 % of fsr gain including internal reference 15 30 20 20 ppm of fsr/ c excluding internal reference 5 7 10 10 ppm of fsr/ c unipolar offset 1 3 1 1 ppm of fsr/ c bipolar offset 5 10 10 10 ppm of fsr/ c conversion speed voltage model (v) 5 settling time to 0.01% of fsr for fsr change (2 k ?  500 pf load) with 10 k ? feedback 5 5 5 s with 5 k ? feedback 3 3 3 s for lsb change 1.5 1.5 1.5 s slew rate 10 15 20 20 v/ s current model (i) settling time to 0.01% of fsr for fsr change 10 ? to 100 ? load 300 300 300 ns for 1 k ? 111 s
rev. b C4C addac80/addac85/addac87?pecifications addac80 addac85 addac87 model min typ max min typ max min typ max unit analog output voltage models rangesCcbi 2.5, 5, 2.5, 5, 2.5, 5, 10, +5, 10, +5, 10, +5, +10 +10 +10 v rangesCccd 10 +10 +10 v output current 5 5 5ma output impedance (dc) 0.05 0.05 0.05 ? short circuit duration indefinite to common indefinite to common indefinite to common current models rangesCunipolar C2.0 C2.0 C2.0 ma rangesCbipolar 1.0 1.0 1.0 ma output impedance bipolar 3.2 3.2 3.2 k ? unipolar 6.6 6.6 6.6 k ? compliance C1.5, +10 C2.5, +10 C2.5, +10 v internal reference voltage (v r ) 6.17 6.3 6.43 6.17 6.3 6.43 6.17 6.3 6.43 v output impedance 1.5 1.5 1.5 ? max external current 6 2.5 2.5 2.5 ma tempco of drift 10 20 10 20 10 20 ppm of v r / c power supply sensitivity 15 v 10%, 5 v supply when applicable 0.002 0.002 0.002 % of fsr/%v s power supply requirements rated voltages 15, +5 15, +5 15, +5 v range analog supplies 14 16 14.5 15.5 14.5 15.5 v logic supplies 4.5 16 4.5 15.5 4.5 15.5 v supply drain 7 +15 v 10 20 15 20 15 20 ma C15 v 20 35 25 30 25 30 ma +5 v 8 82015201520ma temperature range specifications 0 +70 0 +70 C25 +85 c operating C25 +85 C25 +85 C55 +125 c storage C55 +130 C65 +150 C65 +150 c notes 1 least significant bit. 2 adjustable to zero with external trim potentiometer. 3 fsr means full scale range and is 20 v for the 10 v range and 10 v for the 5 v range. 4 gain and offset errors adjusted to zero at 25 c. 5 c f = 0, see figure 3a. 6 maximum with no degradation of specification, must be a constant load. 7 including 5 ma load. 8 5 v supply required only for ccd versions. specifications subject to change without notice. (continued)
rev. b C5C addac80/addac85/addac87 addac85ld addac85mil addac87 model min typ max min typ max min typ max unit technology hybrid hybrid hybrid digital input binaryCcbi 12 12 12 bits bcdCccd digits logic levels (ttl compatible) v ih (logic 1) 2.0 5.5 2.0 5.5 2.0 5.5 v v il (logic 0) 0 0.8 0 0.8 0 0.8 v i ih (v ih = 5.5 v) 250 250 250 a i il (v il = 0.8 v) C100 C100 C100 a transfer characteristics accuracy linearity error @ 25 c cbi 1/2 1/2 1/4 1/2 lsb 1 ccd lsb t a @ t min to t max 1/2 3/4 3/4 lsb differential linearity error @ 25 c cbi 1/2 1/2 1/2 lsb ccd lsb t a @ t min to t max 1 1 1 lsb gain error 2 0.1 0.1 0.1 0.2 %fsr 3 offset error 2 0.05 0.05 0.05 0.1 %fsr 3 temperature range for guaranteed monotonicity C25 +85 C55 +125 C55 +125 c drift (t min to t max ) total bipolar drift, max (includes gain, offset, and linearity drifts) 15 30 ppm of fsr/ c total error (t min to t max ) 4 unipolar 0.13 0.30 % of fsr bipolar 0.12 0.24 % of fsr gain including internal reference 10 20 10 25 ppm of fsr/ c excluding internal reference 5 10 ppm of fsr/ c unipolar offset 1 2 1 3 ppm of fsr/ c bipolar offset 5 10 5 10 ppm of fsr/ c conversion speed voltage model (v) 5 settling time to 0.01% of fsr for fsr change (2 k ?  500 pf load) with 10 k ? feedback 5 5 5 s with 5 k ? feedback 3 3 3 s for lsb change 1.5 1.5 1.5 s slew rate 20 20 20 v/ s current model (i) settling time to 0.01% of fsr for fsr change 10 ? to 100 ? load 300 300 300 ns for 1 k ? 111 s analog output voltage models rangesCcbi 2.5, 5, 2.5, 5, 2.5, 5, 10, +5, 10, +5, 10, +5, +10 +10 +10 v ranges Cccd v output current 5 5 5ma output impedance (dc) 0.05 0.05 0.05 ? short circuit duration indefinite to common indefinite to common indefinite to common current models rangesCunipolar C2.0 C2.0 C2.0 ma ranges Cbipolar 1.0 1.0 1.0 ma output impedance bipolar 3.2 3.2 2.5 3.2 4.1 k ? unipolar 6.6 6.6 5.0 6.6 8.2 k ? compliance C2.5, +10 C2.5, +10 C1.5, +10 v internal reference voltage (v r ) 6.17 6.3 6.43 6.17 6.3 6.43 6.17 6.3 6.43 v output impedance 1.5 1.5 1.5 ? max external current 6 2.5 2.5 2.5 ma tempco of drift 10 20 10 20 5 10 ppm of v r / c power supply sensitivity 15 v 10%, 5 v supply when applicable 0.002 0.002 0.002 0.003 % of fsr/%v s
rev. b C6C addac80/addac85/addac87?pecifications addac85ld addac85mil addac87 model min typ max min typ max min typ max unit power supply requirements rated voltages 15, 5 15, 5 15, 5 v range analog supplies 14.5 15.5 14.5 15.5 13.5 16.5 v logic supplies +4.5 15.5 +4.5 +15.5 +4.5 16.5 v supply drain 7 +15 v 15 20 15 20 10 20 ma C15 v 25 30 25 30 20 35 ma +5 v 8 15 20 15 20 10 20 ma temperature range specification C25 +85 C55 +125 C55 +125 c operating C55 +125 C55 +125 C55 +125 c storage C55 +125 C55 +125 C65 +150 c notes 1 least significant bit. 2 adjustable to zero with external trim potentiometer. 3 fsr means full-scale range and is 20 v for the 10 v range and 10 v for the 5 v range. 4 gain and offset errors adjusted to zero at 25 c. 5 c f = 0, see figure 3a. 6 maximum with no degradation of specification, must be a constant load. 7 including 5 ma load. 8 5 v supply required only for ccd versions. specifications subject to change without notice. absolute maximum ratings +v s to power ground . . . . . . . . . . . . . . . . . . . . 0 v to +18 v Cv s to power ground . . . . . . . . . . . . . . . . . . . . 0 v to C18 v digital inputs (pins 1 to 12) to power ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . C1.0 v to +7 v ref in to reference ground . . . . . . . . . . . . . . . . . . . . . 12 v bipolar offset to reference ground . . . . . . . . . . . . . . 12 v 10 v span r to reference ground . . . . . . . . . . . . . . . 12 v 20 v span r to reference ground . . . . . . . . . . . . . . . 24 v ref out . . . . . . . . . indefinite short to power ground or +v s * nc = cbi versions 5v ccd versions (msb) bit 1 bit 2 bit 3 bit 4 bit 5 bit 6 bit 7 bit 8 bit 9 bit 10 bit 11 (lsb) bit 12 v ref out gain adjust +v s common summing junction 20v range 10v range bipolar offset ref input v out v s nc/+v l * 12-bit resistor ladder network and current switches ref control circuit 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 6.3k 5k 5k addac80 + figure 1. voltage model function diagram and pin configuration * nc = cbi versions 5v ccd versions (msb) bit 1 bit 2 bit 3 bit 4 bit 5 bit 6 bit 7 bit 8 bit 9 bit 10 bit 11 (lsb) bit 12 v ref out gain adjust +v s common scaling network scaling network scaling network bipolar offset ref input i out v s nc/+v l * 12-bit resistor ladder network and current switches ref control circuit 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 6.3k 2k 5k 5k figure 2. current model functional diagram and pin configuration (continued)
rev. b addac80/addac85/addac87 C7C ordering guide input output temperature linearity package model code mode technology range error option 1 addac80n-cbi-v binary voltage monolithic 0 c to 70 c 1/2 lsb n-24a addac80d-cbi-v binary voltage monolithic 0 c to 70 c 1/2 lsb d-24 addac85d-cbi-v binary voltage monolithic C25 c to +85 c 1/2 lsb d-24 addac87d-cbi-v binary voltage monolithic C55 cto +125 c 1/2 lsb d-24 addac80-cbi-v binary voltage hybrid 0 c to 70 c 1/2 lsb dh-24a addac80-cbi-i binary current hybrid 0 c to 70 c 1/2 lsb dh-24a addac80-ccd-v binary coded decimal voltage hybrid 0 c to 70 c 1/4 lsb dh-24a addac80-ccd-i binary coded decimal current hybrid 0 c to 70 c 1/4 lsb dh-24a addac80z-cbi-v 2 binary voltage hybrid 0 c to 70 c 1/2 lsb dh-24a addac80z-cbi-i 2 binary current hybrid 0 c to 70 c 1/2 lsb dh-24a addac80z-ccd-v 2 binary coded decimal voltage hybrid 0 c to 70 c 1/4 lsb dh-24a addac80z-ccd-i 2 binary coded decimal current hybrid 0 c to 70 c 1/4 lsb dh-24a addac85c-cbi-v 3 binary voltage hybrid 0 c to 70 c 1/2 lsb dh-24a addac85c-cbi-i binary current hybrid 0 c to 70 c 1/2 lsb dh-24a addac85-cbi-v 3 binary voltage hybrid C25 c to +85 c 1/2 lsb dh-24a addac85-cbi-i 3 binary current hybrid C25 c to +85 c 1/2 lsb dh-24a addac85ld-cbi-v 3 binary voltage hybrid C25 c to +85 c 1/2 lsb dh-24a addac85ld-cbi-i 3 binary current hybrid C25 c to +85 c 1/2 lsb dh-24a addac85mil-cbi-v 3 binary voltage hybrid C55 c to +125 c 1/2 lsb dh-24a addac85mil-cbi-i 3 binary current hybrid C55 c to +125 c 1/2 lsb dh-24a addac85c-ccd-v 3 binary coded decimal voltage hybrid 0 c to 70 c 1/4 lsb dh-24a addac85c-ccd-i 3 binary coded decimal current hybrid 0 c to 70 c 1/4 lsb dh-24a addac85-ccd-v 3 binary coded decimal voltage hybrid C25 c to +85 c 1/4 lsb dh-24a addac85-ccd-i 3 binary coded decimal current hybrid C25 c to +85 c 1/4 lsb dh-24a addac85milcbii8 binary current hybrid C55 c to +125 c 1/2 lsb dh-24a addac85milcbiv8 binary voltage hybrid C55 c to +125 c 1/2 lsb dh-24a addac87-cbi-v 3 binary voltage hybrid C55 c to +125 c 1/2 lsb dh-24a addac87-cbi-i 3 binary current hybrid C55 c to +125 c 1/2 lsb dh-24a addac87-cbii883 binary current hybrid C55 c to +125 c 1/2 lsb dh-24a addac87-cbiv883 binary voltage hybrid C55 c to +125 c 1/2 lsb dh-24a notes 1 for outline information see package information section. 2 z-suffix devices guarantee performance of 0 v to +5 v and 5 v spans with minimum supply voltages of 11.4 v. 3 these models have been discontinued. this is for historical information only. product offering analog devices has developed a number of technologies to support products within the data acquisition market. in serving the market new products are implemented with the technology best suited to the application. the dac80 series of products was first implemented in hybrid form and now it is available in a single monolithic chip. we will provide both the hybrid and mono- lithic versions of the family so that in existing designs changes to documentation or product qualification will not have to be done. specifications and ordering information for both versions are delineated in this data sheet. digital input codes the addac80 series accepts complementary digital input code in binary (cbi) format. the cbi model may be connected by the user for anyone of three complementary codes: csb, cob or ctc. table i. digital input codes digital input analog input csb cob ctc * compl. compl. compl. straight offset two? msb lsb binary binary compl. 000000000000 +full-scale +full-scale C1 lsb 011111111111 +1/2 full-scale zero Cfull-scale 100000000000 midscale C1 lsb +full-scale 111111111111 zero Cfull-scale zero * invert the msb of the cob code with an external inverter to obtain ctc code.
rev. b addac80/addac85/addac87 C8C accuracy accuracy error of a d/a converter is the difference between the analog output that is expected when a given digital code is applied and the output that is actually measured with that code applied to the converter. accuracy error can be caused by gain error, zero error, linearity error, or any combination of the three. of these three specifications, the linearity error specification is the most important since it cannot be corrected. linearity error is specified over its entire temperature range. this means that the analog output will not vary by more than its maximum specification, from an ideal straight line drawn between the end points (inputs all 1s and all 0s) over the specified temperature range. differential linearity error of a d/a converter is the deviation from an ideal 1 lsb voltage change from one adjacent output state to the next. a differential linearity error specification of 1/2 lsb means that the output voltage step sizes can range from 1/2 lsb to 1 1/2 lsb when the input changes from one adjacent input state to the next. drift gain drift a measure of the change in the full scale range output over temperature expressed in parts per million of full scale range per c (ppm of fsr/ c). gain drift is established by: 1) testing the end point differences for each addac80 model at the lowest operating temperature, 25 c and the highest operating temperature; 2) calculating the gain error with respect to the 25 c value and; 3) dividing by the temperature change. offset drift a measure of the actual change in output with all 1s on the input over the specified temperature range. the maximum change in offset is referenced to the offset at 25 c and is divided by the temperature range. this drift is expressed in parts per million of full scale range per c (ppm of fsr/ c). settling time settling time for each model is the total time (including slew time) required for the output to settle within an error band around its final value after a change in input. voltage output models three settling times are specified to 0.01% of full scale range (fsr); two for maximum full scale range changes of 20 v, 10 v and one for a 1 lsb change. the 1 lsb change is measured at the major carry (0 1 1 1 . . . 1 1 to 1 0 0 0 . . . 0 0), the point at which the worst case settling time occurs. the settling time characteristic depends on the compensation capacitor selected, the optimum value is 25 pf as shown in figure 3a. current output models two settling times are specified to 0.01% of fsr. each is given for current models connected with two different resistive loads: 10 ? to 100 ? and 1000 ? to 1875 ? . internal resistors are provided for connecting nominal load resistances of approxi mately 1000 ? to 1800 ? for output voltage ranges of 1 v and 0 v to C2 v. 10v v out data in summing junction 1 12 18 20 100pf 2k 10v hp6216a tektronix 7a13 15 c f 25pf figure 3a. voltage model settling time circuit 10 0% 100 90 5v >1mv 500ns 5v figure 3b. voltage model settling time c f = 25 pf power supply sensitivity power supply sensitivity is a measure of the effect of a power supply change on the d/a converter output. it is defined as a percent of fsr per percent of change in either the positive or negative supplies about the nominal power supply voltages. reference supply all models are supplied with an internal 6.3 v reference voltage supply. this voltage (pin 24) is accurate to 1% and must be connected to the reference input (pin 16) for specified opera- tion. this reference may also be used externally with external current drain limited to 2.5 ma. an external buffer amplifier is recommended if this reference is to be used to drive other sys- tem components. otherwise, variations in the load driven by the reference will result in gain variations. all gain adjustments should be made under constant load conditions. analyzing device accuracy over the temperature range for the purposes of temperature drift analysis, the major device components are shown in figure 4. the reference element and buffer amplifier drifts are combined to give the total reference temperature coefficient. the input reference current to the dac, i ref , is developed from the internal reference and will show the same drift rate as the reference voltage. the dac output current, i dac , which is a function of the digital input codes, is designed to track i ref ; if there is a slight mismatch in these currents over temperature, it will contribute to the gain t.c. the bipolar offset resistor, r bp , and gain setting resistor, r gain , also have temperature coefficients that contribute to system drift errors. the input offset voltage drift of the output amplifier, oa, also contributes a small error.
rev. b addac80/addac85/addac87 C9C 15v + i ref dac i dac v + oa r gain r bp 6.3k 6.3v figure 4. bipolar configuration there are three types of drift errors over temperature: offset, gain, and linearity. offset drift causes a vertical translation of the entire transfer curve; gain drift is a change in the slope of the curve; and linearity drift represents a change in the shape of the curve. the combination of these three drifts results in the com- plete specification for total error over temperature. total error is defined as the deviation from a true straight line transfer characteristic from exactly zero at a digital input that calls for zero output to a point that is defined as full-scale. a specification for total error over temperature assumes that both the zero and full-scale points have been trimmed for zero error at 25 c. total error is normally expressed as a percentage of the full-scale range. in the bipolar situation, this means the total range from Cv fs to +v fs . several new design concepts not previously used in dac80-type devices contribute to a reduction in all the error factors over temperature. the incorporation of low temperature coefficient silicon-chromium thin-film resistors deposited on a single chip, a patented, fully differential, emitter weighted, precision current steering cell structure, and a t.c. trimmed buried zener diode reference element results in superior wide temperature range performance. the gain setting resistors and bipolar offset resis- tor are also fabricated on the chip with the same sicr material as the ladder network, resulting in low gain and offset drift. monotonicity and linearity the initial linearity error of 1/2 lsb max and the differential linearity error of 3/4 lsb max guarantee monotonic performance over the specified range. it can therefore be assumed that linearity errors are insignificant in computation of total temperature errors. unipolar errors temperature error analysis in the unipolar mode is straightforward: there is an offset drift and a gain drift. the offset drift (which comes from leakage currents and drift in the output amplifier (oa)) causes a linear shift in the transfer curve as shown in figure 5. the gain drift causes a change in the slope of the curve and results from reference drift, dac drift, and drift in r gain relative to the dac resistors. bipolar range errors the analysis is slightly more complex in the bipolar mode. in this mode r bp is connected to the summing node of the output amplifier (see figure 4) to generate a current that exactly balances the current of the msb so that the output voltage is zero with only the msb on. note that if the dac and application resistors track perfectly, the bipolar offset drift will be zero even if the reference drifts. a change in the reference voltage, which causes a shift in the bipolar offset, will also cause an equivalent change in i ref and thus i dac , so that i dac will always be exactly balanced by i bp with the msb turned on. this effect is shown in figure 5. the net effect of the reference drift then is simply to cause a rotation in the transfer around bipolar zero. however, consideration of second order effects (which are often overlooked) reveals the errors in the bipolar mode. the unipolar offset drifts previously discussed will have the same effect on the bipolar offset. a mismatch of r bp to the dac resistors is usually the largest component of bipolar drift, but in the addac80 this error is held to 10 ppm/ c max. gain drift in the dac also contributes to bipolar offset drift, as well as full-scale drift, but again is held to 10 ppm/ c max. actual gain shift ideal offset (zero) shift output unipolar input output offset shift bipolar (ideal case) gain shift input figure 5. unipolar and bipolar drifts using the addac80 series power supply connections for optimum performance power supply decoupling capacitors should be added as shown in the connection diagrams. these capacitors (1 f electrolytic recommended) should be located close to the addac80. electrolytic capacitors, if used, should be paralleled with 0.01 f ceramic capacitors for optimum high frequency performance. external offset and gain adjustment offset and gain may be trimmed by installing external offset and gain potentiometers. these potentiometers should be connected as shown in the block diagrams and adjusted as described below. tcr of the potentiometers should be 100 ppm/ c or less. the 3.9 m ? and 10 m ? resistors (20% carbon or better) should be located close to the addac80 to prevent noise pickup. if it is not convenient to use these high-value resistors, a func tion- ally equivalent t network, as shown in figure 8 may be substituted in each case. the gain adjust (pin 23) is a high impedance point and a 0.01 f ceramic capacitor should be connected from this pin to common to prevent noise pickup.
rev. b addac80/addac85/addac87 C10C 1 f 3.9m 1 f 0.01 f 10m +v s 10k to 100k +v s v s 10k to 100k v s 1 2 3 4 5 6 7 8 9 10 11 12 12-bit resistor ladder network and current switches ref control circuit 6.3k 2k 3k 5k 24 23 22 21 20 19 18 17 16 15 14 13 figure 6. external adjustment and voltage supply connection diagram, current model offset adjustment for unipolar (csb) configurations, apply the digital input code that should produce zero potential output and adjust the offset potentiometer for zero output. for bipolar (cob, ctc) configurations, apply the digital input code that should produce the maximum negative output voltage. example: if the full scale range is connected for 20 v, the maximum negative output voltage is C10 v. see table ii for corresponding codes. gain adjustment for either unipolar or bipolar configurations, apply the digital input that should give the maximum positive voltage output. adjust the gain potentiometer for this positive full-scale voltage. see table ii for positive full-scale voltages. 12-bit resistor ladder network and current switches ref control circuit 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 6.3k 5k 5k + 1 f 1 f 0.01 f 10m +v s 10k to 100k +v s v s 10k to 100k v s 3.9m figure 7. external adjustment and voltage supply connection diagram, voltage model 10m 270k 270k 7.8k 3.9m 180k 180k 10k table ii. digital input analog output digital input analog output 12-bit resolution voltage * current msb lsb 0 to +10 v 10 v 0 to ? ma 1 ma 0 0 0 0 0 0 0 0 0 0 0 0 +9.9976 v +9.9951 v C1.9995 ma C0.9995 ma 0 1 1 1 1 1 1 1 1 1 1 1 +5.0000 v 0.0000 v C1.0000 ma 0.0000 ma 1 0 0 0 0 0 0 0 0 0 0 0 +4.9976 v 4.88 mv C0.9995 ma +0.0005 ma 1 1 1 1 1 1 1 1 1 1 1 1 0.0000 v C10.0000 v 0.0000 ma C1.00 ma l lsb 2.44 mv C0.0049 v 0.488 a 0.488 a * to obtain values for other binary ranges 0 to 5 v range: divide 0 to 10 values by 2; 5 v range: divide 10 v range values by 2; 2.5 v range: divide 10 v range values by 4.
rev. b addac80/addac85/addac87 C11C voltage output models internal scaling resistors provided in the addac80 may be connected to produce bipolar output voltage ranges of 10 v, 5 v or 2.5 v or unipolar output voltage ranges of 0 v to +5 v or 0 v to +10 v (see figure 9). ref input to ref control circuit from weighted resistor network summing junction 6.3k 5k 5k 18 20 16 + output com bipolar offset 21 15 19 17 figure 9. output amplifier voltage range scaling circuit gain and offset drift are minimized in the addac80 because of the thermal tracking of the scaling resistors with other device components. connections for various output voltage ranges are shown in table iii. settling time is specified for a full-scale range change: 4  s for a 10 k ? feedback resistor; 3  s for a 5 k ? feedback resistor when using the compensation capacitor shown in figure 3a. the equivalent resistive scaling network and output circuit of the current model are shown in figures 10 and 11. external r ls resistors are required to produce exactly 0 v to C2 v or 1 v output. tcr of these resistors should be 100 ppm/ c or less to maintain the addac80 output specifications. if exact output ranges are not required, the external resistors are not needed. 17 to ref control circuit 6.3k 3k 2k 19 20 16 18 ref in 5k 15 figure 10. internal scaling resistors 6.3k bipolar offset reference input i out common reference out 6.6k v to ref control circuit 17 16 i 0 to 2ma 6.3v 24 21 15 + )
** -/5-
 + 8  9  -
 internal resistors are provided to scale an external op amp or to configure a resistive load to offer two output voltage ranges of 1 v or 0 v to C2 v. these resistors (r li tcr = 20 ppm/ c) are an integral part of the addac80 and maintain gain and bipolar offset drift specifications. if the internal resistors are not used, exter- nal r l (or r f ) resistors should have a tcr of 25 ppm/ c or less to minimize drift. this will typically add 50 ppm/ c + the tcr of r l (or r f ) to the total drift. table iii. output voltage range connections, voltage model addac80 output digital connect connect connect connect range input codes pin 15 to pin 17 to pin 19 to pin 16 to 10 v cob or ctc 19 20 15 24 5 v cob or ctc 18 20 nc 24 2.5 v cob or ctc 18 20 20 24 0 v to 10 v csb 18 21 nc 24 0 v to 5 v csb 18 21 20 24 0 v to 10 v ccd 19 nc 15 24 nc = no connect driving a resistive load unipolar a load resistance, r l = r li , + r ls , connected as shown in figure 12 will generate a voltage range, v out , determined by: vma kr kr out l l = + ? ? ? ? ? ? C . . 2 66 66 ? ? (1) where r l max = 1.54 k ? and v out max = C2.5 v to achieve specified drift, connect the internal scaling resistor (r li ) as shown in table iv to an external metal film trim resistor (r ls ) to provide full scale output voltage range of 0 v to C2 v. with r ls = 0 v, v out = C1.69 v. 0 to 2ma current controlled by digital input 6.6k r li 968 common v out r ls + 15 18 21 figure 12. equivalent circuit addac80-cbi-i connected for unipolar voltage output with resistive load
rev. b addac80/addac85/addac87 C12C driving a resistor load bipolar the equivalent output circuit for a bipolar output voltage range is shown in figure 13, r l = r li + r ls . v out is determined by: vma rk rk out l l = + ? ? ? ? ? ? 1 322 322 . . ? ? (2) where r l max = 11.18 k ? and v out max = 2.5 v to achieve specified drift, connect the internal scaling resistors (r li ) as shown in table iv for the cob or ctc codes and add an external metal film resistor (r ls ) in series to obtain a full scale output range of 1 v. in this configuration, with r ls equal to zero, the full scale range will be 0.874 v. 1ma current controlled by digital input 3.22k r li 1.2k common v out r ls + 15 20 21 figure 13. addac80-cbi-i connected for bipolar output voltage with resistive load driving an external op amp the current model addac80 will drive the summing junction of an op amp used as a current to voltage converter to produce an output voltage. as seen in figure 14, vir out out f = (3) where i out is the addac80 output current and r f is the feed- back resistor. using the internal feedback resistors of the current model addac80 provides output voltage ranges the same as the voltage model addac80. to obtain the desired output voltage range when connecting an external op amp, refer to table v and figure 14. 20v range 5k i 0 to 2ma 6.6k 5k cbi 10v range ad509kh * v out * for fast settling time 19 18 15 21 a figure 14. external op amp using internal feedback resistors output larger than 20 v range for output voltage ranges larger than 10 v, a high voltage op amp may be employed with an external feedback resistor. use i out values of l ma for bipolar voltage ranges and C2 ma for unipolar voltage ranges (see figure 15). use protection diodes when a high voltage op amp is used. the feedback resistor, r f , should have a temperature coefficient as low as possible. using an external feedback resistor, overall drift of the circuit increases due to the lack of tempera ture track- ing between r f and the internal scaling resistor network. t his will typically add 50 ppm/ c + r f drift to total drift. 17 16 15 24 21 v + i 0 to 2ma v ref 6.3v 6.6k 6.3k * for output voltage swings up to 140v p-p v out r f 171k * figure 15. external op amp using external feedback resistors table iv. current model/resistive load connections 1% metal film r li connections reference bipolar offset internal external digital output resistance resistance connect connect connect connect connect input codes range r li (k )r ls pin 15 to pin 18 to pin 20 to pin 16 to pin 17 to r ls csb 0 to C2 v 0.968 210 ? 20 19 and r ls 15 24 com (21) between pin 18 and com (21) cob or ctc 1 v 1.2 249 ? 18 19 r ls 24 15 between pin 20 and com (21) ccd 0 to 2 v 3 n/a nc 21 nc 24 nc n/a
rev. b addac80/addac85/addac87 C13C outline dimensions dimensions shown in inches and (mm). 24-lead plastic dip (n-24a) 24 112 13 pin 1 0.580 (14.73) 0.485 (12.32) 1.290 (32.70) 1.150 (29.30) 0.195 (4.95) 0.125 (3.18) 0.015 (0.381) 0.008 (0.204) 0.625 (15.87) 0.600 (15.24) seating plane 0.060 (1.52) 0.015 (0.38) 0.250 (6.35) max 0.022 (0.558) 0.014 (0.356) 0.200 (5.05) 0.125 (3.18) 0.150 (3.81) min 0.100 (2.54) bsc 0.070 (1.77) 0.030 (0.77) controlling dimensions are in millimeters: inch dimensions are rounded-off millimeter equivalents for reference only and are not appropriate for use in design 24-lead ceramic dip (d-24) seating plane 0.023 (0.58) 0.014 (0.36) 0.075 (1.91) 0.015 (0.38) 0.225 (5.72) max 0.200 (5.08) 0.120 (3.05) 0.070 (1.78) 0.030 (0.76) 0.150 (3.81) min 1.290 (32.77) max 24 112 13 0.610 (15.49) 0.500 (12.70) pin 1 0.098 (2.49) max 0.005 (0.13) min 0.620 (15.75) 0.590 (14.99) 0.015 (0.38) 0.008 (0.20) notes 1. index area; a notch or a lead one identification mark is located adjacent to lead one. 2. the minimum limit for dimension may be 0.023" (0.58 mm) for all four corner leads only. 3. dimension shall be measured from the seating plane to the base plane. 4. this dimension allows for off-center lid, meniscus and glass overrun. 5. applies to all four corners. 6. all leads increase maximum limit by 0.003" (0.08 mm) measured at the center of the flat, when hot solder dip lead finish is applied. 7. twenty two spaces. 8. controlling dimensions are in millimeters. inch dimensions are rounded-off millimeter equivalents for reference only and are not appropriate for use in design see note 5 see note 1 see note 7 see note 3 see note 2, 6 see note 4 0.110 (2.79) 0.090 (2.29) see note 4 see note 6 table v. external op amp voltage mode connections output digital connect connect connect connect range input codes a to pin 17 to pin 19 to pin 16 to 10 v cob or ctc 19 15 a 24 5 v cob or ctc 18 15 nc 24 2.5 v cob or ctc 18 15 15 24 0 v to 10 v csb 18 21 nc 24 0 v to 5 v csb 18 21 15 24
rev. b addac80/addac85/addac87 C14C outline dimensions dimensions shown in inches and (mm). 24-lead side brazed ceramic dip for hybrid (dh-24a) seating plane 0.023 (0.58) 0.014 (0.36) 0.075 (1.91) 0.015 (0.38) 0.225 (5.72) max 0.200 (5.08) 0.120 (3.05) 0.070 (1.78) 0.030 (0.76) 0.180 (4.57) min 1.212 (29.69) max 0.100 (2.54) bsc 0.098 (2.49) max 0.005 (0.13) min 0.620 (15.75) 0.590 (14.99) 0.015 (0.38) 0.008 (0.20) 24 12 13 1 pin 1 notes 1. index area; a notch or a lead one identification mark is located adjacent to lead one. 2. the minimum limit for dimension may be 0.023" (0.58 mm) for all four corner leads only. 3. dimension shall be measured from the seating plane to the base plane. 4. the basic pin spacing is 0.100" (2.54 mm) between centerlines. 5. applies to all four corners. 6. shall be measured at the centerline of the leads. 7. twenty two spaces. 8. controlling dimensions are in millimeters: inch dimensions are rounded-off millimeter equivalents for reference only and are not appropriate for use in design. see note 5 see note 1 see note 2 see note 6 see note 3 see note 4, 7 0.600 (14.70) 0.580 (14.21)
rev. b addac80/addac85/addac87 C15C revision history location page data sheet changed from rev. a to rev. b. update outline dimension drawings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
C16C c00381C0C1/02(b) printed in u.s.a.


▲Up To Search▲   

 
Price & Availability of ADDAC80NZ-CBI-V

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X